CXL and IDE: Important Considerations of Protecting High Speed Interconnects

Logo
Presented by

Arjun Bangre, Director of Product Management, Rambus - Gordon Allan, Product Manager for Verification IP, Siemens EDA

About this talk

In a few short years, CXL (Compute Express Link) has evolved from an idea to a rapidly proliferating low latency interconnect standard being adopted into data centers, high performance computing, and cloud computing. However, as the adoption has increased, so has the security threat model users face. To address this, the CXL 2.0 standard has included an optional IDE (Integrity and Data Encryption). While IDE is optional today, given ever-increasing security threats, it won’t be forever so understanding IDE will become essential. In this webinar, Rambus and Siemens will discuss the background of IDE, the threat models it addresses, and how zero latency IDE’s can provide assurances to CXL adopters. Design and verification engineers and managers won’t want to miss this webinar to understand how to incorporate and validate this essential standard in their designs.
Related topics:

More from this channel

Upcoming talks (0)
On-demand talks (23)
Subscribers (2381)
Rambus makes industry-leading chips and IP that advance data center connectivity and solve the bottleneck between memory and processing. The ongoing
shift to the cloud, along with the widespread advancement of AI across data center, 5G, automotive and IoT, has led to an exponential growth in data usage
and tremendous demands on data infrastructure. Creating fast and safe connections, both in and across systems, remains one of the most mission-critical
design challenges limiting performance in advanced hardware. Rambus is ideally positioned to address this challenge as an industry pioneer with over 30 y…